

#### University of British Columbia Electrical and Computer Engineering ELEC291/292

### Timers, Interrupts, and Pushbuttons

Dr. Jesús Calviño-Fraga P.Eng.
Department of Electrical and Computer Engineering, UBC
Office: KAIS 3024

E-mail: jesusc@ece.ubc.ca Phone: (604)-827-5387

January 18, 2016

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

#### **Objectives**

- Understand the advantages of using timers/counters.
- Understand the different operation modes of the 8051's timers/counters.
- Configure and use the timers/counters in the 8051.
- Understand how interrupts operate.
- Configure interrupt service vectors in the 8051 microcontroller.
- Enable disable interrupts.
- Save/restore interrupt service routine registers.
- Attach (and use) pushbuttons to the microcontroller.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Timing & machine cycles

 For example a 40μs delay wit a 24MHz clock and 12 clock periods per cycle: two machine cycles.

mydelay:
mov R0, #37
L1:
djnz R0, L1
ret

The djnz instruction takes two cycles or 24 clocks:
24/24MHz=1μs, for a total of 37 μs.
Two machine cycles each.

- For many applications this is ok, but it has disadvantages:
  - 1. It keeps the MCU busy just wasting time.
  - 2. Timing is tricky to achieve, especially if interrupts are used.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, usr
revised without explicit written permission from the copyright own

3

### Timing & machine cycles

- For the original 8051 one machine cycle takes 12 oscillator periods. For newer parts the machine cycle could be 6, 4, 2, and frequently just 1 oscillator period.
- For the AT89LP52, one machine cycle takes 1 oscillator period. This year the clock is set to 22.1184 MHz: One cycle takes 45.21 ns.
- The nop (no operation) instruction can be used to adjust timing loops. It takes one machine cycle.
- Another solution is to use dedicated hardware for timing and counting: Timers and Counters!

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

#### **Timers/Counters**

- Timers/Counters have some advantages over timing loops:
  - The processor is not tied while counting.
  - Combined with interrupts, produces very efficient (small and fast) code.
  - They are usually independent on how many clocks per cycle the MCU takes.
  - Many timers/counters can be set to work concurrently.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, o revised without explicit written permission from the copyright owner.

5

#### 8051's Timers/Counters

- The original 8051 has only two timers/counters: 0 and 1.
- Newer 8051 microcontrollers usually have:
  - 1. The 8051 timers/counters: timers 0 and 1
  - 2. The 8052 timer/counter: timer 2
  - 3. The Programmable Counter Array (PCA). Not available in the AT89LP52.
  - 4. Additional timer/counters: time 3, 4, 5, 6, etc. Not available in the AT89LP52.
- Let us begin with timers 0 and 1:

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

## Timer 0 and Timer 1 Operation Modes

- Timer 0 and 1 have four modes of operation:
  - Mode 0: 13-bit timer/counter (compatible with the 8048 microcontroller, the predecessor of the 8051).
  - Mode 1: 16-bit timer/counter.
  - Mode 2: 8-bit auto reload timer counter.
  - Mode 3: Special mode 8-bit timer/counter (timer 0 only).
- Timer 1 can be used as baud rate generator for the serial port. Some 8051/8052 microcontrollers have a dedicated baud rate generator. We will use timer 1 as a baud rate generator for next lab.

Timers, Interrupts, and Pushbuttons

7

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or

### TMOD timer/counter mode control register (Address 89H)

SFR bit addressable?

| Timer 1 |      |    |    | Timer 0 |      |    |    |
|---------|------|----|----|---------|------|----|----|
| GATE    | C/T* | M1 | MO | GATE    | C/T* | M1 | MO |

| Bit         | Name |    | Description                                                          |  |
|-------------|------|----|----------------------------------------------------------------------|--|
| 7 & 3       | GATE |    | 1: uses either INT0 or INT1 pins to enable/disable the timer/counter |  |
| 6 & 2       | C/T* |    | 0: timer; 1: counter (pins T0 and T1)                                |  |
| All the     | M1   | MO |                                                                      |  |
| other pins! | 0    | 0  | 13-bit timer/counter                                                 |  |
|             | 0    | 1  | 16-bit timer/counter                                                 |  |
|             | 1    | 0  | 8-bit auto-reload timer/counter                                      |  |
|             | 1 1  |    | Special mode                                                         |  |

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

## TCON: timer/counter control register. (Address 88H)

| TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 |
|-----|-----|-----|-----|-----|-----|-----|-----|
|     |     |     |     |     |     |     |     |

| Bit | Name | Description                   |
|-----|------|-------------------------------|
| 7   | TF1  | Timer 1 overflow flag.        |
| 6   | TR1  | Timer 1 run control.          |
| 5   | TF0  | Timer 0 overflow flag.        |
| 4   | TR0  | Timer 0 run control.          |
| 3   | IE1  | Interrupt 1 flag.             |
| 2   | IT1  | Interrupt 1 type control bit. |
| 1   | IE0  | Interrupt 0 flag.             |
| 0   | IT0  | Interrupt 0 type control bit. |

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.









#### Timer/Counter 0 in Mode 2 myprogram: ; After reset, the stack pointer register is set to 07h ; We may need space for variables, so move the ${\tt SP}$ mov SP, #7fH ; Enable timer 0 mov a, TMOD anl a, #0f0H orl a, #00000010B; GATE=0) (C/T\*=0) (M1=1, M0=0: 8-bit auto reload timer mov TMOD, a mov THO, #080H; Set the interrupt rate setb TRO; Enable timer 0 setb ETO; Enable timer 0 interrupt (future lecture!) setb EA Blink: cpl P1.0 mov R0, #200 L0: djnz R0, L1 jmp Blink L1: mov R1, #200 L2: djnz R1, L2 jmp L0 14 Timers, Interrupts, and Pushbuttons Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

#### Timer/Counter 2

- It is a 16-bit timer/counter.
- It has four modes of operation:
  - Capture
  - Auto-reload
  - Baud rate generation
  - Programmable clock out

Timers, Interrupts, and Pushbuttons opyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used,

15

## T2CON: timer/counter 2 control register. (Address C8H)

| TF2 | EXF2 | RCLK    | TCLK                             | EXEN2                          | TR2      | C/T2* | CP/RL2* |
|-----|------|---------|----------------------------------|--------------------------------|----------|-------|---------|
|     | Bit  | Name    | Descript                         | ion                            |          |       | 1       |
|     | 7    | TF2     | Timer/cou                        | nter 2 overflo                 | ow flag. |       |         |
|     | 6    | EXF2    | Timer/cou                        | Timer/counter 2 external flag. |          |       |         |
|     | 5    | RCLK    | Receive clock flag.              |                                |          |       |         |
|     | 4    | TCLK    | Transmit clock flag.             |                                |          |       |         |
|     | 3    | EXEN2   | Timer/Counter 2 external enable. |                                |          |       |         |
|     | 2    | TR2     | Start/stop                       | for timer/cou                  | ınter 2. |       |         |
|     | 1    | C/T2*   | Timer or C                       | Counter selec                  | ot.      |       |         |
|     | 0    | CP/RL2* | Capture/Reload Flag.             |                                |          |       |         |

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.





#### Example: Time Delay Using a Timer

- To use a timer to implement a delay we need to:
  - Initialize the timer: use TMOD SFR.
  - Load the timer: use THx and TLx.
  - Clear the timer overflow flag: TFx=0;
  - Start the timer: Use TRx.
  - Check the timer overflow flag: Use TFx.

For the registers above 'x' is either '0' for timer 0, or '1' for timer 1.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the convictot owner.

19

### Time Delay Using a Timer

• Implement a 1 ms delay subroutine using timer 0. Assume the routine will be running in a AT89LP52 microcontroller wit a 22.1184MHz in fast mode.

First, we have to find the divider (TH0, TL0) needed for a 1 ms delay...

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

#### Timer/Counter 0 or 1 in Mode 1



### Calculating TH0 and TL0

Rate=
$$\frac{\text{CLK}}{2^{16} - [\text{THn,TLn}]} = \frac{22.1184 \text{MHz}}{65536 - [\text{THn,TLn}]}$$
  
[THn,TLn]= $65536 - \frac{22.1184 \text{MHz}}{\text{Rate}} = 65536 - \frac{22.1184 \text{MHz}}{(1/1\text{ms})} = 43417$ 

#### Maximum delay achievable?

Rate=
$$\frac{22.1184\text{MHz}}{2^{16} - [\text{THn,TLn}]} = \frac{22.1184\text{MHz}}{65536 - [\text{THn,TLn}]}$$
  
[THn,TLn]=0  
Rate= $\frac{22.118400\text{MHz}}{65536} = 337.5Hz \rightarrow 2.963ms$ 

This is for CDV=1 and TPS=1 (Fast Mode). In Compatibility mode, for example, CDV=2 and TPS=6 and we use 22.1184MHz/12 instead.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Time Delay Using Timer 0

```
Wait1ms:
     ; Initialize the timer
    mov a, TMOD
    anl a, \#11110000B; Clear bits for timer 0
     orl a, #00000001B; GATE=0, C/T*=0, M1=0, M0=1: 16-bit timer
    mov TMOD, a
    clr TRO ; Disable timer 0
     ; Load the timer [TH0, TL0]=65536-(22118400/(1/0.001))
    mov TH0, #high(43417)
    mov TL0, #low(43417)
     clr TFO ;Clear the timer flag
     setb TR0 ; Enable timer 0
Wait1ms L0:
     jnb TF0, Wait1ms_L0 ; Wait for overflow
                                        Not bad, but we can do better:
                            Timers, Interrupts, and Pushbuttons
                                                                                   23
                           Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```

### Time Delay Using Timer 0

```
; Let the Assembler do the calculation for us!
XTAL equ 22118400
FREQ equ 1000 ; 1/1000Hz=1ms
RELOAD_TIMERO_1ms equ 65536-(XTAL/FREQ)
Wait1ms:
     ; Initialize the timer
    mov a, TMOD
    anl a, \#11110000B; Clear bits for timer 0
     orl a, #00000001B; GATE=0, C/T*=0, M1=0, M0=1: 16-bit timer
    mov TMOD, a
    clr TR0 ; Disable timer 0
    mov TH0, #high(RELOAD_TIMER0_1ms)
    mov TL0, #low(RELOAD_TIMER0_1ms)
     clr TFO ;Clear the timer flag
     setb TR0 ; Enable timer 0
Wait1ms_L0:
     jnb TF0, Wait1ms_L0 ; Wait for overflow
                                                                                24
                           Timers, Interrupts, and Pushbuttons
                         Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```

### **Timers Summary**

- The original 8051 had only two timer/counters.
   They can be configured in four different modes.
- Newer 8051s can have many timers/counters (3 or more), and one or more multi channel PCA.
- Usually, any of the timers can be used to generate periodic interrupts (interrupts will be covered next).
- Timers 1 and 2 can be used as baud rate generators for serial communications (next lecture).

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, o revised without explicit written permission from the copyright owner.

25

#### Interrupts

- Interrupt uses:
  - Handshake I/O thus preventing CPU from being tied up.
  - Providing a way to handle some errors: illegal opcodes, dividing by 0, power failure, etc.
  - Getting the CPU to perform periodic tasks: generate square waves, keep time of day, measure frequency, etc.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.



### Interrupts

 Most processors provide a way of enabling / disabling all maskable interrupts. For the 8051:

clr EA ;Disable interrupts
setb EA ;Enable interrupts

- Some other interrupts are non-maskable and they MUST be serviced. For example, the X86 has the "Non-Maskable Interrupt" NMI.
- Maskable interrupts can be enabled/disabled individually. For the 8051 use register IE:

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### IE: INTERRUPT ENABLE REGISTER. (Address A8H)

| Bit | Name | Description                                                                                     |
|-----|------|-------------------------------------------------------------------------------------------------|
| 7   | EA   | Interrupt Enable Bit: EA = 1 interrupt(s) can be serviced, EA = 0 interrupt servicing disabled. |
| 6   |      | Reserved                                                                                        |
| 5   | ET2  | Timer 2 Interrupt Enable. (8052)                                                                |
| 4   | ES   | Serial Port Interrupt Enable                                                                    |
| 3   | ET1  | Timer 1 Overflow Interrupt Enable.                                                              |
| 2   | EX1  | External Interrupt 1 Enable.                                                                    |
| 1   | ET0  | Timer 0 Overflow Interrupt Enable.                                                              |
| 0   | EX0  | External Interrupt 0 Enable.                                                                    |

Timers, Interrupts, and Pushbuttons
copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used
revised without explicit written permission from the copyright owner

29

### () Bit addressable registers

- If the location address of an special function register (SFR) is a multiple of 8, then the register is bit addressable and you can use the **setb** and **clr** instructions.
- IE is bit addressable!

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016. Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Two external Interrupts

- Connected to pins P3.2 (INT0) and P3.3 (INT1) in the standard 8051.
- Can be configured to be edge sensitive or level sensitive. Use bits IT0 and IT1 in SFR TCON to specify falling edge or low level sensitivity.
- There is an application note (somewhere) on how to use the timer inputs T0 and T1 as additional external interrupts.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

31

### Interrupts and the stack

- Interrupts in the 8051 make use of the stack.
- The stack is an area of memory where variables can be stacked. It is a LIFO memory: the last variable you put in is the first variable that comes out.
- Register SP (stack pointer) points to the beginning of the stack. SP in the 8051 is <u>incremented</u> <u>before</u> is used (push), or used and them decremented (pop).
- After reset, SP is set to 07H. If you have variables in internal RAM, any usage of the stack is likely to damage them. Therefore, at the beginning of your program set the SP:

mov SP, #7FH; Set the stack pointer to idata start

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Interrupts and the stack

- Additionally, these two instructions can be used to push/pull registers to/from the stack: push & pop
- After an interrupt is asserted the CPU:
  - Pushes the address of the next instruction into the stack (two bytes). Some processors also push some or all of the registers into the stack as well (not the 8051 though!).
  - All interrupts of equal or lower priority are disabled.
  - Then the program counter (PC) is set to the Interrupt Service Routine (ISR) vector.
  - The PC will be restored to the interrupted point once the *reti* instruction is executed in the ISR and all interrupts of equal or lower priority are re-enabled.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

33

#### Interrupt Service Routines (ISR) Vectors

 The 8051 will *Icall* to an specific memory location when an interrupt occurs. The may be different for different 8051 variants. For the AT89LP52:

| Interrupt source | Address |  |  |  |
|------------------|---------|--|--|--|
| External 0       | 0003H   |  |  |  |
| Timer 0          | 000BH   |  |  |  |
| External 1       | 0013H   |  |  |  |
| Timer 1          | 001BH   |  |  |  |
| Serial port      | 0023H   |  |  |  |
| Timer 2          | 002BH   |  |  |  |

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Interrupt Service Routines (ISR) Vectors

- Notice that there are only 8 bytes available between vectors. Not enough for a decent ISR, but more than enough for a *limp* instruction!
- IF you enable a particular interrupt, there MUST be an ISR, or your program WILL crash. A fool proof code technique is to setup all the ISR vectors and place a reti (return from interrupt) instruction for those that are not used (next example).
- In assembly language you can use the "org" directive to set an ISR vector.
- To return from an ISR use the *reti* instruction. To return from a normal routine use the *ret* instruction.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

35

36

### Example

```
; Basic interrupt setup

; We need the register definitions for the 8052:
$MODLP52

org Oh
1 jmp myprogram

; Notice that there is not much space to put code between
; service routines, but enough to put a 1 jmp!

; External interrupt 0

org 3h

reti

; Timer 0 interrupt
org Obh
reti

WARNING: org directives must be sequential!

Timers, Interrupts, and Pushbuttons
```

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

```
Example (cont.)
; External interrupt 1
org 13h
reti
; Timer 1 interrupt
org 1bh
reti
; Serial port interrupt
                                                         Dummy ISRs
org 23h
reti
; Timer 2 interrupt
reti
; Dummy program, just to compile and see...
myprogram:
    mov R1, #00H; do something
     sjmp myprogram
END
                        Timers, Interrupts, and Pushbuttons
                                                                                 37
                      Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```



# Example: Enable timer 0 interrupt and setup an ISR

```
; Enable timer 0
            mov a, TMOD
           anl a, #0f0H
orl a, #00000010B; 8-bit auto reload timer (this is in binary)
           mov TMOD, a
           {\tt mov} THO, {\tt \#080H} ; Set the interrupt rate
            setb TR0 ; Enable timer 0
            setb ETO; Enable timer 0 interrupt
            setb EA ; Enable all interrupts!
Blink:
            cpl P1.0
           mov R0, #200
L0:
           djnz R0, L1
            jmp Blink
L1:
           mov R1, #200
L2:
            djnz R1, L2
            jmp L0
                                   Timers, Interrupts, and Pushbuttons
                                                                                                       39
                                  Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```

### Example (cont.) the ISR.

```
; Timer 0 interrupt
org 0bh
cpl P1.1; Check this pin with the scope!
reti

Timers, Interrupts, and Pushbuttons

Copyright 6 2008-2018, Jesus Cabrino-Fraga. Not to be copied, used, or "Copyright Copyright Co
```

## Example: use a *ljmp* to go to the ISR

```
; Timer 0 interrupt
org 0bh
    ljmp timer0_ISR

; Other ISR vectors come here! (Not shown to save space)
; Actual ISR for timer 0.
timer0_ISR:
    cpl P1.1
    reti
```

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

41

## Saving and Restoring Registers in the Stack

- If your ISR routine uses a register, you must make sure that it will remain **unmodified** before returning to the interrupted program. Example, if ACC was 33 when the ISR was called, it must be set back to 33 before the *reti*.
- As mentioned before you use the instructions push/pop to save/restore registers to/from the stack.
- Additionally, you could use one of four available register banks in your ISR.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

# Example: Saving and Restoring Registers in the Stack

```
; Actual ISR for timer 0. There must be a ljmp at address OBH
timer0_ISR:
    ; The main loop is using both registers RO and R1,
     ; so if we want to use them in this ISR we should push then
     ; into the stack and restore them before reti.
    push AR0
    push AR1
    cpl P1.1
    mov R1, #55H ; Wreck R1 and R0 so to show that program works!
     ; Restore the register to their original values
    pop AR1
                                                     The 'A' stands for
    pop AR0
                                                     address...
    reti ; Return from interrupt
                             Timers, Interrupts, and Pushbuttons
                                                                                    43
                           Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```

### Saving and Restoring Registers in the Stack

- Before using the stack make sure you set the SP register.
- Popular registers to push/pop in ISRs: ACC, DPL, DPH, PSW, R0 to R7. Of course, only if they are used in the ISR.
- Pop registers from the stack in the REVERSE order you pushed them! Remember the stack is a LIFO.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Setting the SP register

```
myprogram:
     ; After reset, the stack pointer register is set to 07h
     : We may need space for variables, so move the SP
     mov SP, #7FH
     ; Enable timer 0
     mov a, TMOD
     anl a, #0f0H
orl a, #00000010B; 8-bit auto reload timer
     mov TMOD, a
     mov THO, #080H; Set the interrupt rate (see formula in the book)
     setb TR0 ; Enable timer 0
     setb ETO; Enable timer 0 interrupt
     setb EA
Blink:
     cpl P1.0
     mov R0, #200
     djnz R0, L1
     jmp Blink
     mov R1, #200
     djnz R1, L2
     jmp L0
                              Timers, Interrupts, and Pushbuttons
                                                                                             45
                            Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.
```

### Register Banks

- Bits RS1 (bit 4) and RS0 (bit 3) of the Program Status Word (PSW) select one of four available register banks.
- After a power-on reset, register bank 0 is selected.
- Normally you will use a register bank for each different interrupt priority level.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

## Using different register banks in ISRs

```
; Actual ISR for timer 0. Notice that there must be a ljmp at address OBH
timer0_ISR:
    ; Another possibility is to use a different register bank. First,
    ; Save the two registers we are going to use:
                                                           Alternatively we can use:
   push ACC
                                                           clr RS1
    push PSW
    mov PSW, #00001000B; Select register bank 1!
                                                            setb RS0
    cpl P1.1
    mov R1, #55H ;Wreck R1 and R0 so to demonstrate that program works!
    inc R0
    clr a ; Change also the accumulator...
    ; Restore the registers to their original values
    pop PSW
    pop ACC
    reti ; Return from interrupt
```

Question: What register bank will be selected after reti? Why?

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

47

# Interrupt Programming with the 8051 in Assembly (summary)

- Set a *ljmp* to the ISR into the corresponding memory address for each interrupt source.
- Setup the stack in the main program. (Do this only once!)
- Setup (including priority) and Enable the interrupt to use.
- In the ISR use push/pop to save restore used registers. You may also use a different register bank.
- Use a reti instruction to return from the ISR.

Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.

### Reading Push Buttons

- Before using a pin for input we need to configure it:
  - Original 8051: Write '1' to the pin to be used as input.
  - Newer 8051s: configure the pin as input using designated SFRs.
- In the original 8051 any pin can be used as output or input. In newer 8051s some pins can be only input and/or outputs.
- In the original 8051 pins in the same port can be independently used as inputs or outputs. For example pin P0.0 can be used as input, while P0.1 can be used as output!

Timers, Interrupts, and Pushbuttons
pyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used,

49

### Reading Push Buttons



Timers, Interrupts, and Pushbuttons

Copyright © 2009-2016, Jesus Calvino-Fraga. Not to be copied, used, or revised without explicit written permission from the copyright owner.



